
Integrated Device Technology
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-bit) synchronous SRAMS. They are designed to eliminate dead bus cycles when turning the bus around between reads and writes, or writes and reads. Thus, they have been given the name ZBTTM, or Zero Bus Turnaround.
FEATUREs
◆ 128K x 36, 256K x 18 memory configurations
◆ Supports high performance system speed - 200 MHz (3.2 ns Clock-to-Data Access)
◆ ZBTTM Feature - No dead cycles between write and read cycles
◆ Internally synchronized output buffer enable eliminates the need to control OE
◆ Single R/W (READ/WRITE) control pin
◆ Positive clock-edge triggered address, data, and control signal registers for fully pipelined applications
◆ 4-word burst capability (interleaved or linear)
◆ Individual byte write (BW1 - BW4) control (May tie active)
◆ Three chip enables for simple depth expansion
◆ 3.3V power supply (±5%), 3.3V I/O Supply (VDDQ)
◆ Optional- Boundary Scan JTAG Interface (IEEE 1149.1 compliant)
◆ Packaged in a JEDEC standard 100-pin plastic thin quad flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball grid array (fBGA)