datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Integrated Circuit Systems  >>> ICS91305YMLF-T PDF

ICS91305YMLF-T データシート - Integrated Circuit Systems

ICS91305 image

部品番号
ICS91305YMLF-T

コンポーネント説明

Other PDF
  2004  

PDF
DOWNLOAD     

page
8 Pages

File Size
79.2 kB

メーカー
ICST
Integrated Circuit Systems 

General Description
The ICS91305 is a high performance, low skew, low jitter clock driver. It uses a phase lock loop (PLL) technology to align, in both phase and frequency, the REF input with the CLKOUT signal. It is designed to distribute high speed clocks in communication systems operating at speeds from 10 to 133 MHz.


FEATUREs
• Zero input - output delay
• Frequency range 10 - 133 MHz (3.3V)
• 5V tolerant input REF
• High loop filter bandwidth ideal for Spread Spectrum applications.
• Less than 200 ps Jitter between outputs
• Skew controlled outputs
• Skew less than 250 ps between outputs
• Available in 8 pin 150 mil SOIC & 173 mil TSSOP packages
• 3.3V ±10% operation

Page Link's: 1  2  3  4  5  6  7  8 

部品番号
コンポーネント説明
ビュー
メーカー
High Performance Communication Buffer
PDF
Integrated Circuit Systems
High Performance Communication Buffer
PDF
Integrated Circuit Solution Inc
HIGH PERFORMANCE COMMUNICATION BUFFER
PDF
Integrated Device Technology
High-Performance DUPLEX (Half-Duplex Communication)
PDF
Mitel Networks
HIGH-PERFORMANCE COMMUNICATION AUTOMATIC-CONTROL AMPLIFIER MODULE
PDF
Unspecified
1320nm High-Performance Duplex Half-Duplex Communication
PDF
Mitel Networks
2.5V TO 3.3V HIGH PERFORMANCE CLOCK BUFFER ( Rev : 2010 )
PDF
Integrated Device Technology
2.5V TO 3.3V HIGH PERFORMANCE CLOCK BUFFER
PDF
Integrated Device Technology
2.5V TO 3.3V HIGH PERFORMANCE CLOCK BUFFER
PDF
Integrated Device Technology
2.5V TO 3.3V HIGH PERFORMANCE CLOCK BUFFER
PDF
Integrated Device Technology

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]