datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Integrated Circuit Systems  >>> ICS9112YF-17-T PDF

ICS9112YF-17-T データシート - Integrated Circuit Systems

ICS9112YF-17-T image

部品番号
ICS9112YF-17-T

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
8 Pages

File Size
143.6 kB

メーカー
ICST
Integrated Circuit Systems 

General Description
The ICS9112-17 is a high performance, low skew, low jitter zero delay buffer. It uses a phase lock loop (PLL) technology to align, in both phase and frequency, the REF input with the CLKOUT signal. It is designed to distribute high speed clocks in PC systems operating at speeds from 25 to 133 MHz.


FEATUREs
• Zero input - output delay
• Frequency range 25 - 133 MHz (3.3V)
• High loop filter bandwidth ideal for Spread Spectrum applications.
• Less than 200 ps cycle to cycle Jitter
• Skew controlled outputs
• Skew less than 250 ps between outputs
• Available in 16 pin, 150 mil SSOP & SOIC package

Page Link's: 1  2  3  4  5  6  7  8 

部品番号
コンポーネント説明
ビュー
メーカー
Low Skew Output Buffer
PDF
Integrated Circuit Systems
Low Skew Output Buffer
PDF
PhaseLink Corporation
Low Skew Output Buffer
PDF
PhaseLink Corporation
Low Skew Output Buffer
PDF
PhaseLink Corporation
Low Skew Output Buffer
PDF
Integrated Circuit Systems
Low Skew Output Buffer
PDF
Abracon Corporation
Low Skew Output Buffer
PDF
PhaseLink Corporation
Low Skew Output Buffer
PDF
Integrated Circuit Systems
Low Skew Output Buffer
PDF
Integrated Circuit Systems
Low Skew Output Buffer
PDF
Integrated Circuit Systems

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]