datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Alliance Semiconductor  >>> AS4LC256K16E0-35JC PDF

AS4LC256K16E0-35JC データシート - Alliance Semiconductor

AS4LC256K16E0-35JC image

部品番号
AS4LC256K16E0-35JC

コンポーネント説明

Other PDF
  no available.

PDF
DOWNLOAD     

page
25 Pages

File Size
515.5 kB

メーカー
ALSC
Alliance Semiconductor 

Functional description
The AS4LC256K16EO is a high-performance 4 megabit CMOS Dynamic Random Access Memory (DRAM) organized as 262,144 words by 16 bits. The AS4LC256K16EO is fabricated with advanced CMOS technology and designed with innovative design techniques resulting in high speed, extremely low power and wide operating margins at component and system levels.


FEATUREs
• Organization: 262,144 words × 16 bits
• High speed
    - 45/60 ns RAS access time
    - 10/12/15/20 ns column address access time
    - 7/10/10 ns CAS access time
• Low power consumption
    - Active: 280 mW max (AS4LC256K16EO-35)
    - Standby: 2.8 mW max, CMOS I/O (AS4LC256K16EO-35)
• EDO page mode
• 5V I/O tolerant
• 512 refresh cycles, 8 ms refresh interval
    - RAS-only or CAS-before-RAS refresh or self refresh
• Read-modify-write
• LVTTL-compatible, three-state I/O
• JEDEC standard packages
    - 400 mil, 40-pin SOJ
    - 400 mil, 40/44-pin TSOP II
• 3.3V power supply
• Latch-up current > 200 mA

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
ビュー
メーカー
5V 256K×16 CMOS DRAM (EDO)
PDF
Alliance Semiconductor
256K X 16 BIT EDO DRAM
PDF
Utron Technology Inc
5V 256K×16 CMOS DRAM (EDO)
PDF
Alliance Semiconductor
256K WORD X 16 BIT EDO DRAM
PDF
Utron Technology Inc
256k × 16-Bit EDO-DRAM
PDF
Siemens AG
3.3V 256K x 16 CM0S DRAM (EDO), 45ns RAS access time
PDF
Alliance Semiconductor
4 MEG x 16 EDO DRAM
PDF
Unspecified
4 MEG x 16 EDO DRAM ( Rev : 2001 )
PDF
Micron Technology
5V 1M×16 CMOS DRAM (EDO)
PDF
Alliance Semiconductor
4 MEG x 16 EDO DRAM
PDF
Micron Technology

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]