datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  Microsemi Corporation  >>> A3PE3000-2PQ100YI PDF

A3PE3000-2PQ100YI データシート - Microsemi Corporation

A3PE3000-2PQ100YI image

部品番号
A3PE3000-2PQ100YI

Other PDF
  no available.

PDF
DOWNLOAD     

page
162 Pages

File Size
4.7 MB

メーカー
Microsemi
Microsemi Corporation 

Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock® Designed to Secure FPGA Contents
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
• Ultra-Fast Local and Long-Line Network
• Enhanced High-Speed, Very-Long-Line Network
• High-Performance, Low-Skew Global Network
• Architecture Supports Ultra-High Utilization
Pro (Professional) I/O
• 700 Mbps DDR, LVDS-Capable I/Os
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 8 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-LVDS
• Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL 2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3 Class I and II
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate and Drive Strength
• Programmable Input Delay
• Schmitt Trigger Option on Single-Ended Inputs
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC®3E Family
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9, and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous Operation up to 350 MHz
ARM® Processor Support in ProASIC3E FPGAs
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
ビュー
メーカー
ProASIC3E Flash Family FPGAs with Optional Soft ARM Support
PDF
Microsemi Corporation
ProASIC3 Flash Family FPGAs with Optional Soft ARM Support
PDF
Microsemi Corporation
ProASIC3 Flash Family FPGAs with Optional Soft ARM Support
PDF
Microsemi Corporation
ProASIC3 Flash Family FPGAs with Optional Soft ARM Support
PDF
Microsemi Corporation
ProASIC3 Flash Family FPGAs with Optional Soft ARM® Support
PDF
Actel Corporation
(A3Pxxx) ProASIC3 Flash Family FPGAs with Optional Soft ARM Support
PDF
Microsemi Corporation
ProASIC®3 Flash Family FPGAs with Optional Soft ARM® Support
PDF
Unspecified
1 – ProASIC®3 Flash Family FPGAs with Optional Soft ARM Support
PDF
Unspecified
ProASICPLUS® Flash Family FPGAs ( Rev : 2008 )
PDF
Actel Corporation
ProASICPLUS® Flash Family FPGAs
PDF
Actel Corporation

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]