datasheetbank_Logo
データシート検索エンジンとフリーデータシート
HOME  >>>  NXP Semiconductors.  >>> 74LVC573ABQ PDF

74LVC573ABQ データシート - NXP Semiconductors.

74LVC573A image

部品番号
74LVC573ABQ

Other PDF
  2018  

PDF
DOWNLOAD     

page
20 Pages

File Size
151.4 kB

メーカー
NXP
NXP Semiconductors. 

General description
The 74LVC573A consists of eight D-type transparent latches, featuring separate D-type inputs for each latch and 3-state true outputs for bus-oriented applications. A Latch Enable (LE) input and an Output Enable (OE) input are common to all internal latches.
When LE is HIGH, data at the Dn inputs enters the latches. In this condition, the latches are transparent, that is, a latch output changes each time its corresponding D-input changes. When LE is LOW, the latches store the information that was present at the D-inputs one set-up time preceding the HIGH-to-LOW transition of LE.
When OE is LOW, the contents of the eight latches are available at the outputs. When OE is HIGH, the outputs go to the high impedance OFF-state. Operation of the OE input does not affect the state of the latches.
Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow the use of these devices as translators in mixed 3.3 V or 5 V applications.
The 74LVC573A is functionally identical to the 74LVC373A, but has a different pin arrangement.


FEATUREs and benefits
■ 5 V tolerant inputs/outputs, for interfacing with 5 V logic
■ Supply voltage range from 1.2 V to 3.6 V
■ CMOS low power consumption
■ Direct interface with TTL levels
■ High-impedance when VCC = 0 V
■ Flow-through pinout architecture
■ Complies with JEDEC standard:
    ◆ JESD8-7A (1.65 V to 1.95 V)
    ◆ JESD8-5A (2.3 V to 2.7 V)
    ◆ JESD8-C/JESD36 (2.7 V to 3.6 V)
■ ESD protection:
    ◆ HBM JESD22-A114F exceeds 2000 V
    ◆ MM JESD22-A115-B exceeds 200 V
    ◆ CDM JESD22-C101E exceeds 1000 V
■ Specified from -40 °C to +85 °C and -40 °C to +125 °C

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

部品番号
コンポーネント説明
ビュー
メーカー
Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state
PDF
NXP Semiconductors.
Octal D-type transparent latch with 5-volt tolerant inputs/outputs (3-State)
PDF
Philips Electronics
Octal D-type transparent latch with 5-volt tolerant inputs/outputs (3-State)
PDF
Philips Electronics
Octal D-Type Latch with 3-State Outputs With 5 V−Tolerant Inputs ( Rev : 2014 )
PDF
ON Semiconductor
Octal D-Type Latch with 3-State Outputs With 5 V−Tolerant Inputs
PDF
Motorola => Freescale
Octal D-Type Latch with 3-State Outputs With 5 V−Tolerant Inputs
PDF
ON Semiconductor
32-bit transparent D-type latch with 5 V tolerant inputs/outputs; 3-state
PDF
Philips Electronics
16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state
PDF
Philips Electronics
Octal D-type transparent latch with 5-volt tolerant inputs/outputs; damping resistor (3-State)
PDF
Philips Electronics
10-bit transparent latch with 5 V tolerant inputs/outputs; 3-state
PDF
NXP Semiconductors.

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]