74LS112 Hoja de datos - Motorola => Freescale
Fabricante

Motorola => Freescale
The SN54 /74LS112A dual JKflip-flop features individual J, K, clock, and asynchronousset and clear inputs to each flip-flop. When the clock goes HIGH,the inputs are enabled and data will be accepted. The logic level of the Jand K inputs may be allowed to change when the clock pulse is HIGH and thebistable will perform according to the truth table as long as minimum set-up andhold time are observed. Input data is transferred to the outputs on the negative-going edge of the clock pulse.
Número de pieza
componentes Descripción
Ver
Fabricante
Dual JK negative edge-triggered flip-flop
Motorola => Freescale
DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
Motorola => Freescale
DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
Motorola => Freescale
Dual JK Negative Edge-Triggered Flip-Flop
Hitachi -> Renesas Electronics
Dual JK Negative Edge-Triggered Flip-Flop
Fairchild Semiconductor
DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
Motorola => Freescale
DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
Motorola => Freescale
Dual JK negative edge-triggered flip-flop
Motorola => Freescale
Dual JK Negative Edge-Triggered Flip-Flop
AVG Semiconductors=>HITEK
DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
Motorola => Freescale