AD9066
RF INPUT
(ANTENNA)
LOCAL
OSCILLATOR
–16dBM
+
10⍀
BANDPASS
FILTER
+
330⍀
330⍀
100nF
4.7F 100nF
VMID
10⍀
OPTIONAL
BPF
OR LPF
0؇
PLL
90؇
AD607
MIDPOINT
BIAS
GENERATOR
AGC VOLTAGE
AGC
DETECTOR
BIAS
CIRCUIT
PTAT
VOLTAGE
Figure 8. Digitizer with AD607 Receiver Circuit
CLOCK
1
CLKIN
6
VINA
28
27
26
A OUTPUTS
25 (INPHASE)
24
23
AD9066
11
VINB
20
19
18
B OUTPUTS
17 (QUADRATURE)
16
15
RECEIVED SIGNAL
STRENGTH INDICATOR
Theory of Operation
The AD9066 dual ADC employs a patented interpolated flash
architecture. This architecture enables 64 possible quantization
levels with only 32 comparator preamplifiers. This keeps input
capacitance to a minimum. The midpoint of the reference lad-
der is fed back to the analog input, allowing easy biasing of the
ADC to midscale for ac coupled applications.
As shown in Figure 4d, a simple resistor is used to provide the
reference ladder midpoint to the analog input. The high imped-
ance MOS inputs of the comparators insure no static voltage
drop across the resistor. This eliminates the need for an active
buffer (and its inherent offsets) to set the reference midpoint at
the analog input.
The outputs of the comparators are converted to a 6-bit word
and converted to CMOS levels. The digital signals are latched at
six stages (two pipeline delays) in the signal path. The digital
outputs are CMOS with approximately equal rise and fall times.
The encode clock utilizes a CMOS input stage with TTL-
compatible (1.4 V) thresholds. Internal clock buffers minimize
external clock drive requirements.
–6–
REV. A