MC100LVEP05
D0 1
D0 2
D1 3
8 VCC
7Q
6Q
D1 4
5 VEE
Figure 1. 8-Lead Pinout (Top View) and Logic
Diagram
Table 1. PIN DESCRIPTION
Pin
Function
D0*, D1*, D0**, D1** ECL Data Inputs
Q, Q
ECL Data Outputs
VCC
Positive Supply
VEE
Negative Supply
EP
Exposed pad must be connected to a
sufficient thermal conduit. Electrically
connect to the most negative supply
or leave floating open.
* Pins will default LOW when left open.
**ĂPins will default to VCC/2when left open.
Table 2. TRUTH TABLE
D0
D1
D0
D1
Q
Q
L
L
H
H
L
H
L
H
H
L
L
H
H
L
L
H
L
H
H
H
L
L
H
L
Table 3. ATTRIBUTES
Characteristics
Internal Input Pulldown Resistor
Internal Input Pullup Resistor
ESD Protection
Human Body Model
Machine Model
Charged Device Model
Moisture Sensitivity, Indefinite Time Out of Drypack (Note 1)
TSSOP-8
DFN8
Flammability Rating
Oxygen Index: 28 to 34
Transistor Count
Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
1. For additional information, see Application Note AND8003/D.
Value
75 kW
37.5 kW
> 4 kV
> 200 V
> 2 kV
Pb Pkg
Level 1
Level 1
Pb-Free Pkg
Level 3
Level 1
UL 94 V-0 @ 0.125 in
167 Devices
http://onsemi.com
2