PRELIMINARY
CY7C1345G
Switching Characteristics Over the Operating Range (continued)[15, 16]
Parameter
tCHZ
tOEV
tOELZ
tOEHZ
Set-up Times
tAS
tADS
tADVS
tWES
tDS
tCES
Hold Times
tAH
tADH
tWEH
tADVH
tDH
tCEH
Description
Clock to High-Z[12, 13, 14]
OE LOW to Output Valid
OE LOW to Output Low-Z[12, 13, 14]
OE HIGH to Output High-Z[12, 13, 14]
Address Set-up Before CLK Rise
ADSP, ADSC Set-up Before CLK Rise
ADV Set-up Before CLK Rise
GW, BWE, BWx Set-up Before CLK Rise
Data Input Set-up Before CLK Rise
Chip Enable Set-up
Address Hold After CLK Rise
ADSP, ADSC Hold After CLK Rise
GW,BWE, BWx Hold After CLK Rise
ADV Hold After CLK Rise
Data Input Hold After CLK Rise
Chip Enable Hold After CLK Rise
133 MHz
117 MHz
100 MHz
Min. Max. Min. Max. Min. Max. Unit
3.5
3.5
3.5 ns
3.5
3.5
3.5 ns
0
0
0
ns
3.5
3.5
3.5 ns
1.5
2.0
2.0
ns
1.5
2.0
2.0
ns
1.5
2.0
2.0
ns
1.5
2.0
2.0
ns
1.5
2.0
2.0
ns
1.5
2.0
2.0
ns
0.5
0.5
0.5
ns
0.5
0.5
0.5
ns
0.5
0.5
0.5
ns
0.5
0.5
0.5
ns
0.5
0.5
0.5
ns
0.5
0.5
0.5
ns
Document #: 38-05517 Rev. *A
Page 10 of 17