datasheetbank_Logo
búsqueda de Hoja de datos y gratuito Fichas de descarga

AD9483KSZ-100 Ver la hoja de datos (PDF) - Analog Devices

Número de pieza
componentes Descripción
fabricante
AD9483KSZ-100
ADI
Analog Devices 
AD9483KSZ-100 Datasheet PDF : 28 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
AD9483
EVALUATION BOARD
The AD9483 evaluation board offers an easy way to test the
AD9483. It provides ac or dc biasing for the analog input, it
generates the output latch clocks for Single Mode, Dual
Parallel Mode and Dual Interleaved Mode. Each of the three
channels has a reconstruction DAC (A Port only). The board
has several different modes of operation, and is shipped in
the following configuration:
Single-ended ac coupled analog input (1 V p-p centered
at ground)
Differential clock inputs (PECL) (See ENCODE section
for TTL drive)
Internal voltage references connected to externally buff-
ered on-chip reference (VREF OUT)
Preset for Dual Mode Interleaved
Analog Input
The evaluation board accepts a 1 V p-p input signal centered
at ground for ac coupled input mode (Set Jumpers W4, W5,
W12, W13, W18, W17 to jump Pin 1 to Pin 2). This signal
biased up to 2.5 V by the on-chip reference. Note: input
signal should be bandlimited (filtered) prior to sampling to
avoid aliasing. The analog inputs are terminated to ground
by a 75 resistor on the board. The analog inputs are ac
coupled through 0.1 µF caps C2, C4, C6 on top of the
board. These can be increased to accommodate lower fre-
quency inputs if desired using test points PR1–PR6 on bot-
tom of board. In dc-coupled input mode (Set Jumpers W4,
W5, W12, W13, W18, W17 to jump Pin 3 to Pin 2 ) the
board accepts typical video level signal levels (0 mV to 700 mV)
the signal is level shifted and amplified to 1 V p-p by the
AD8055 preamp. Variable Resistors R98–R100 are used to
adjust dc black level to 2 V at ADC inputs.
Encode
The AD9483 ENCODE input can be driven two ways.
1. Differential PECL (VLO = 3, VHI = 4 nominal). It is
shipped in this mode.
2. Single ended TTL or CMOS. (At Encode Bar–Remove
50 termination resistor R10, add 0.1 µF capacitor C7)
Voltage Reference
The AD9483 has an internal 2.5 V voltage reference (VREF
OUT). This is buffered externally on board to support addi-
tional level shifting circuitry (the AD9483 VREF OUT pin can
drive the three VREF IN pins in applications where level shifting
is not required with no additional buffering). An external refer-
ence may be employed instead to drive each VREF IN pin
independently (requires moving Jumpers W14, W15, and W16).
Single Channel Mode
Single Channel mode sets the AD9483 to produce data on
every clock cycle on output port A only. The maximum speed
in Single Channel mode is 100 MSPS.
Dual Channel Modes (Outputs Clocked at 1/2 Encode Clock)
Dual Channel Interleaved
Sets the ADC to produce data alternately on Port A and Port B.
The maximum speed in this mode is 140 MSPS.
Dual Channel Parallel
Sets the ADC to produce data concurrently on Port A and
Port B. Maximum speed in this mode is 140 MSPS.
DAC Out
The DAC output is a representation of the data on output Port
A only. The DAC is terminated on the board into 75 . Full-
scale voltage swing at DAC output is nominally 0 mV to 800 mV
when terminated into external 75 (doubly terminated).
Output Port B is not reconstructed. The DAC outputs are NOT
filtered and will exhibit sampling noise. The DACs can be pow-
ered down at W1, W2, and W3 (jumper not installed).
Data Ready
An output clock for latching the ADC outputs is available at
Pin 1 at the 25-pin connector. Its complement is located at
Pin 14. The clocks are terminated on the board by a 75
Thevenin termination to VD/2. The timing on these clock out-
puts can be inverted at W9, W10 (jumper not installed).
Schematics
The schematics for the evaluation board follow. (Note bypass
capacitors for ADC are shown in Figure 15.)
Table III. Evaluation Board Jumper Settings
Mode
W7 (OMS)
Dual Channel/PARALLEL
Dual Channel/INTERLEAVED
SINGLE
LOW
LOW
HIGH
DESIGN NOTES
Maximum frequency for PARALLEL is 140 MHz.
Maximum frequency for INTERLEAVED is 140 MHz.
Maximum frequency for SINGLE is 100 MHz.
DS is tied to ground through a 50 resistor.
DS is left floating.
W6 (I/P)
LOW
HIGH
DON’T CARE
W11 (A_LAT)
DATA_CLK_OUT (4–5)
DATA_CLK_OUT (5–6)
DATA_CLK_OUT (5–6)
W11 (B_LAT)
DATA_CLK_OUT (2–3)
DATA_CLK_OUT (2–3)
NC
–16–
REV. C

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]