Part Name
MT4C1004J883C
Description
Other PDF
no available.
PDF
page
14 Pages
File Size
104.9 kB
MFG CO.

Austin Semiconductor
GENERAL DESCRIPTION
The MT4C1004J is a randomly accessed solid-state memory containing 4,194,304 bits organized in a x1 configuration.
FEATURES
• Industry standard x1 pinout, timing, functions and packages
• High-performance, CMOS silicon-gate process
• Single +5V ±10% power supply
• Low-power, 2.5mW standby; 300mW active, typical
• All inputs, outputs and clocks are fully TTL and CMOS compatible
• 1,024-cycle refresh distributed across 16ms
• Refresh modes: /R?A/S-ONLY, /C/A/S-BEFORE-/R/?A/S (CBR), and HIDDEN
• FAST PAGE MODE access cycle
• CBR with ?W/E a HIGH (JEDEC test mode capable via WCBR)