DM74S112 Datasheet - Fairchild Semiconductor
MFG CO.

Fairchild Semiconductor
General Description
This device contains two independent negative-edge-triggered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flops on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the transition time of the negative going edge of the clock pulse. Data on the J and K inputs can be changed while the clock is HIGH or LOW without affecting the outputs as long as setup and hold times are not violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs.
Part Name
Description
View
MFG CO.
Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs
Fairchild Semiconductor
Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flops with Clear and Complementary Outputs
Fairchild Semiconductor
Dual Positive-Edge-Triggered J-K Flip-Flop with Preset, Clear, and Complementary Outputs
Fairchild Semiconductor
Dual J-K Positive-Edge-Triggered Flip-Flop with Preset and Clear
Fairchild Semiconductor
Dual Master-Slave J-K Flip-Flops with Clear and Complementary Outputs
Fairchild Semiconductor
Dual Master-Slave J-K Flip-Flops with Clear and Complementary Outputs
Fairchild Semiconductor
Dual J-K negative edge-triggered flip-flop
Philips Electronics
Dual J-K negative edge-triggered flip-flop
Philips Electronics
Dual J−K Master−Slave Flip−Flop
Motorola => Freescale
Dual J‐K Master‐Slave Flip‐Flop ( Rev : 2016 )
ON Semiconductor