datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
HOME  >>>  Cypress Semiconductor  >>> CY7C1512KV18-300BZI PDF

CY7C1512KV18-300BZI(2011) Datasheet - Cypress Semiconductor

CY7C1510KV18 image

Part Name
CY7C1512KV18-300BZI

Other PDF
  lastest PDF  

PDF
DOWNLOAD     

page
33 Pages

File Size
616.1 kB

MFG CO.
Cypress
Cypress Semiconductor 

Functional Description
The CY7C1510KV18, CY7C1525KV18, CY7C1512KV18, and CY7C1514KV18 are 1.8 V synchronous pipelined SRAMs, equipped with QDR II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices.


FEATUREs
■ Separate independent read and write data ports
   ❐ Supports concurrent transactions
■ 350 MHz clock for high bandwidth
■ Two-word burst on all accesses
■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 700 MHz) at 350 MHz
■ Two input clocks (K and K) for precise DDR timing
   ❐ SRAM uses rising edges only
■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches
■ Echo clocks (CQ and CQ) simplify data capture in high speed systems
■ Single multiplexed address input bus latches address inputs for both read and write ports
■ Separate port selects for depth expansion
■ Synchronous internally self-timed writes
■ QDR® II operates with 1.5 cycle read latency when DOFF is asserted HIGH
■ Operates similar to QDR I devicewith 1 cycle read latency when DOFF is asserted LOW
■ Available in x8, x9, x18, and x36 configurations
■ Full data coherency, providing most current data
■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4V to VDD
   ❐ Supports both 1.5 V and 1.8 V I/O supply
■ Available in 165-ball fine pitch ball grid array (FBGA) package (13 x 15 x 1.4 mm)
■ Offered in both Pb-free and non Pb-free packages
■ Variable drive HSTL output buffers
■ JTAG 1149.1 compatible test access port
■ Phase Locked Loop (PLL) for Accurate Data Placement

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Part Name
Description
View
MFG CO.
36-Mbit QDR® II SRAM 2-Word Burst Architecture ( Rev : 2011 )
PDF
Cypress Semiconductor
36-Mbit QDR® II SRAM 2-Word Burst Architecture
PDF
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture ( Rev : 2011 )
PDF
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
PDF
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
PDF
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture ( Rev : 2004 )
PDF
Cypress Semiconductor
18-Mbit DDR-II SRAM 2-Word Burst Architecture
PDF
Cypress Semiconductor
18-Mbit QDR® II SRAM Two-Word Burst Architecture
PDF
Cypress Semiconductor
18-Mbit QDR® II SRAM Four-Word Burst Architecture
PDF
Cypress Semiconductor
144-Mbit QDR® II SRAM Two-Word Burst Architecture
PDF
Cypress Semiconductor

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]