datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
HOME  >>>  Nexperia B.V. All rights reserved  >>> 74VHCT125 PDF

74VHCT125(2009) Datasheet - Nexperia B.V. All rights reserved

74VHC125 image

Part Name
74VHCT125

Other PDF
  lastest PDF  

PDF
DOWNLOAD     

page
15 Pages

File Size
867.6 kB

MFG CO.
NEXPERIA
Nexperia B.V. All rights reserved 

General description
   The 74VHC125; 74VHCT125 are high-speed Si-gate CMOS devices and are pin compatible with Low-power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard JESD7-A.

Features
◾ Balanced propagation delays
◾ All inputs have a Schmitt-trigger action
◾ Inputs accepts voltages higher than VCC
◾ Input levels:
   ✦ The 74VHC125 operates with CMOS logic levels
   ✦ The 74VHCT125 operates with TTL logic levels
◾ ESD protection:
   ✦ HBM JESD22-A114E exceeds 2000 V
   ✦ MM JESD22-A115-A exceeds 200 V
   ✦ CDM JESD22-C101C exceeds 1000 V
◾ Multiple package options
◾ Specified from −40 °C to +85 °C and from −40 °C to +125 °C


Part Name
Description
View
MFG CO.
Quad buffer/line driver; 3-state
PDF
Nexperia B.V. All rights reserved
Quad buffer/line driver; 3-state
PDF
Philips Electronics
Quad buffer/line driver; 3-state
PDF
Philips Electronics
Quad buffer/line driver (3-State)
PDF
Philips Electronics
Quad buffer/line driver; 3-state
PDF
NXP Semiconductors.
Quad buffer/line driver; 3-state
PDF
Philips Electronics
Quad buffer/line driver (3-State)
PDF
Philips Electronics
Quad buffer/line driver; 3-state
PDF
Philips Electronics
Quad buffer/line driver; 3-state
PDF
NXP Semiconductors.
Quad buffer/line driver; 3-state
PDF
NXP Semiconductors.

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]