datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
HOME  >>>  STMicroelectronics  >>> 74LVX574 PDF

74LVX574 Datasheet - STMicroelectronics

74LVX574 image

Part Name
74LVX574

Other PDF
  2004  

PDF
DOWNLOAD     

page
10 Pages

File Size
164.7 kB

MFG CO.
ST-Microelectronics
STMicroelectronics 

DESCRIPTION
The 74LVX574 is a low voltage CMOS OCTAL D-TYPE FLIP-FLOP with 3 STATE OUTPUT NON INVERTING fabricated with sub-micron silicon gate and double-layer metal wiring C2MOS technology. It is ideal for low power, battery operated and low noise 3.3V applications.
This 8 bit D-Type flip-flop is controlled by a clock input (CK) and an output enable input (OE). On the positive transition of the clock, the Q outputs will be set to the logic state that were setup at the D inputs. While the (OE) input is low, the 8 outputs will be in a normal logic state (high or low logic level) and while high level the outputs will be in a high impedance state. The output control does not affect the internal operation of flip flops; that is, the old data can be retained or the new data can be entered even while the outputs are off.
Power down protection is provided on all inputs and 0 to 7V can be accepted on inputs with no regard to the supply voltage.
This device can be used to interface 5V to 3V. It combines high speed performance with the true CMOS low power consumption.
All inputs and outputs are equipped with protection circuits against static discharge, giving them 2KV ESD immunity and transient excess voltage.

■ HIGH SPEED:
   fMAX = 125MHz (TYP.) at VCC = 3.3V
■ 5V TOLERANT INPUTS
■ POWER-DOWN PROTECTION ON INPUTS
■ INPUT VOLTAGE LEVEL:
   VIL = 0.8V, VIH = 2V at VCC =3V
■ LOW POWER DISSIPATION:
   ICC = 4 µA (MAX.) at TA=25°C
■ LOW NOISE:
   VOLP = 0.3V (TYP.) at VCC =3.3V
■ SYMMETRICAL OUTPUT IMPEDANCE:
   |IOH| = IOL = 4 mA (MIN) at VCC =3V
■ BALANCED PROPAGATION DELAYS: tPLH ≅ tPHL
■ OPERATING VOLTAGE RANGE:
   VCC(OPR) = 2V to 3.6V (1.2V Data Retention)
■ PIN AND FUNCTION COMPATIBLE WITH 74 SERIES 574
■ IMPROVED LATCH-UP IMMUNITY

Page Link's: 1  2  3  4  5  6  7  8  9  10  More Pages 

Part Name
Description
View
MFG CO.
LOW VOLTAGE CMOS OCTAL D-TYPE FLIP-FLOP (3-STATE NON INV.) WITH 5V TOLERANT INPUTS
PDF
STMicroelectronics
LOW VOLTAGE CMOS OCTAL D-TYPE FLIP-FLOP (3-STATE NON INV.) WITH 5V TOLERANT INPUTS ( Rev : 2004 )
PDF
STMicroelectronics
LOW VOLTAGE CMOS OCTAL D-TYPE LATCH (3-STATE NON INV.) WITH 5V TOLERANT INPUTS ( Rev : 2004 )
PDF
STMicroelectronics
LOW VOLTAGE CMOS OCTAL D-TYPE LATCH (3-STATE NON INV.) WITH 5V TOLERANT INPUTS
PDF
STMicroelectronics
LOW VOLTAGE CMOS OCTAL D-TYPE LATCH (3-STATE NON INV.) WITH 5V TOLERANT INPUTS ( Rev : 2004 )
PDF
STMicroelectronics
LOW VOLTAGE CMOS OCTAL D-TYPE LATCH (3-STATE NON INV.) WITH 5V TOLERANT INPUTS
PDF
STMicroelectronics
LOW VOLTAGE CMOS OCTAL BUS BUFFER (3-STATE NON INV.) WITH 5V TOLERANT INPUTS ( Rev : 2004 )
PDF
STMicroelectronics
LOW VOLTAGE CMOS OCTAL BUS BUFFER (3-STATE NON INV.) WITH 5V TOLERANT INPUTS
PDF
STMicroelectronics
Low-Voltage CMOS Octal D-Type Flip-Flop with 5V-Tolerant Inputs and Outputs (3-State, Non-Inverting)
PDF
Motorola => Freescale
LOW VOLTAGE CMOS OCTAL D-TYPE FLIP-FLOP WITH CLEAR (5V TOLERANT INPUTS) ( Rev : 2004 )
PDF
STMicroelectronics

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]