datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site
HOME  >>>  Nexperia B.V. All rights reserved  >>> 74LVT08 PDF

74LVT08 Datasheet - Nexperia B.V. All rights reserved

74LVT08 image

Part Name
74LVT08

Other PDF
  no available.

PDF
DOWNLOAD     

page
10 Pages

File Size
205.6 kB

MFG CO.
NEXPERIA
Nexperia B.V. All rights reserved 

General description
   The 74LVT08 is a quad 2-input AND gate. This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Features and benefits
• Wide supply voltage range from 2.7 V to 3.6 V
• Overvoltage tolerant inputs to 5.5 V
• BiCMOS high speed and output drive
• Output capability: +64 mA and -32 mA
• Direct interface with TTL levels
• No bus current loading when output is tied to 5 V bus
• Power-up 3-state
• IOFF circuitry provides partial Power-down mode operation
• Latch-up performance exceeds 500 mA per JESD 78 Class II Level B
• Complies with JEDEC standard: JESD8C (2.7 V to 3.6 V)
• ESD protection:
   • HBM JESD22-A114E exceeds 2000 V
   • MM JESD22-A115-A exceeds 200 V
• Specified from -40 °C to 85 °C


Part Name
Description
View
MFG CO.
3.3 V Quad 2-input NOR gate
PDF
NXP Semiconductors.
Quad 2-input AND gate
PDF
Philips Electronics
Quad 2-input AND gate
PDF
Philips Electronics
Quad 2-input AND gate
PDF
NXP Semiconductors.
Quad 2-input AND gate
PDF
NXP Semiconductors.
Quad 2-input AND gate
PDF
NXP Semiconductors.
Quad 2-input AND gate
PDF
Philips Electronics
Quad 2-Input AND Gate
PDF
Kodenshi Auk Co., LTD
Quad 2-Input AND Gate
PDF
Kodenshi Auk Co., LTD
Quad 2-Input AND Gate
PDF
Kodenshi Auk Co., LTD

Share Link: GO URL

All Rights Reserved© datasheetbank.com  [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]