
NXP Semiconductors.
General description
The 74LVC543A is an octal registered transceiver containing two sets of D-type latches for temporary storage of the data flow in either direction. Separate latch enable inputs (pins LEAB and LEBA) and output enable inputs (pins OEAB and OEBA), are provided for each register. The separate inputs permit independent control of input and output in either direction of the data flow.
FEATUREs and benefits
■ 5 V tolerant inputs/ouputs for interfacing with 5 V logic
■ Supply voltage range from 1.2 V to 3.6 V
■ CMOS low-power consumption
■ Direct interface with TTL levels
■ 8-bit positive transceiver with D-type latch
■ Back-to-back registers for storage
■ Separate controls for data flow in each direction
■ 3-state non-inverting outputs for bus-oriented applications
■ High-impedance when VCC = 0 V
■ Complies with JEDEC standard:
◆ JESD8-7A (1.65 V to 1.95 V)
◆ JESD8-5A (2.3 V to 2.7 V)
◆ JESD8-C/JESD36 (2.7 V to 3.6 V)
■ ESD protection:
◆ HBM JESD22-A114F exceeds 2000 V
◆ MM JESD22-A115-B exceeds 200 V
◆ CDM JESD22-C101E exceeds 1000 V
■ Specified from -40 °C to +85 °C and -40 °C to +125 °C