datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

QL7100-6PB516I View Datasheet(PDF) - QuickLogic Corporation

Part Name
Description
MFG CO.
QL7100-6PB516I
QuickLogic
QuickLogic Corporation 
QL7100-6PB516I Datasheet PDF : 65 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
EclipsePlus Family Data Sheet Rev. A
Figure 8: Logic Cell Flip-Flop Timings—Second Waveform
CLK
D
tSU
tHL
Q
tCO
Figure 9: EclipsePlus Global Clock Structure
Quad net
Clock Segment
tPGCK
tBGCK
Table 7: Eclipse Global Clock Tree Delays
Parameter
Global clock pin delay to quad net
Value (ns)
Max. Rise
Max. Fall
0.990
1.386
Global clock buffer delay (quad net to flip flop)
0.534
1.865
© 2006 QuickLogic Corporation
www.quicklogic.com
•••
••
11

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]