datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

XWM8739LEFL View Datasheet(PDF) - Wolfson Microelectronics plc

Part Name
Description
MFG CO.
XWM8739LEFL
Wolfson
Wolfson Microelectronics plc 
XWM8739LEFL Datasheet PDF : 35 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
WM8739 / WM8739L
Advanced Information
Example scenarios are:
1. with a requirement that the ADC data rate is 8kHz, then choosing MCLK = 12.288MHz the
device is programmed with BOSR = 0 (256fs), SR3 = 0, SR2 = 0, SR1 = 1, SR0 = 0.The ADC
output data rate will then be exactly 8kHz (derived from 12.288MHz/256 x1/6)
2. with a requirement that ADC data rate is 8kHz, then choosing MCLK = 16.9344MHz the device
is programmed with BOSR = 1 (384fs), SR3 = 1, SR2 = 0, SR1 = 0, SR0 = 1. The ADC will no
longer output data at exactly 8.000KHz, instead it will be 8.018kHz (derived from
16.9344MHz/384 x 2/11). A slight (sub 0.5%) pitch shift will therefore result in the 8kHz audio
data and (importantly) the user must ensure that the data across the digital interface is correctly
synchronised at the 8.018kHz rate.
The exact sample rates achieved are defined by the relationships in Table 9.
TARGET
SAMPLING
RATE
kHz
8
ACTUAL SAMPLING RATE
BOSR=0
BOSR=1
(256fs)
(384fs)
MCLK=12.288
MCLK=11.2896
MCLK=18.432
MCLK=16.9344
kHz
kHz
kHz
kHz
8
8.018
8
8.018
12.288MHz/256 x 1/6
11.2896MHz/256 x 2/11
18.432MHz/384 x 1/6
16.9344MHz/384 x 2/11
32
32
not available
32
not available
44.1
12.288MHz/256 x 2/3
not available
44.1
18.432MHz/384x 2/3
not available
44.1
11.2896MHz/256
16.9344MHz /384
48
48
not available
48
not available
88.2
12.288MHz/256
not available
88.2
18.432MHz/384
not available
88.2
11.2896MHz/384 x 2
16.9344MHz /384 x 2
96
96
not available
96
not available
12.288MHz/256 x 2
Table 9 Normal Mode Actual Sample Rates
18.432MHz/384 x 2
128/192fs NORMAL MODE
The Normal Mode sample rates are designed for standard 256fs and 384fs MCLK rates. However the
WM8739 is also capable of being clocked from a 128/192fs MCLK for application over limited
sampling rates as shown in the table below.
SAMPLING
RATE
MCLK
FREQUENCY
SAMPLE
RATE
REGISTER SETTINGS
kHz
MHz
BOSR SR3 SR2 SR1 SR0
48
6.144
0
0
1
1
1
9.216
1
0
1
1
1
44.1
5.6448
0
1
1
1
1
8.4672
1
1
1
1
1
Table 10 128/192fs Normal Mode Sample Rate Look-up Table
DIGITAL
FILTER
TYPE
2
2
512/768fs NORMAL MODE
512fs and 768fs MCLK rates can be accommodated by using the CLKIDIV2 bit. The core clock to
the DSP will be divided by 2 so an external 512/768 MCLK will become 256/384fs internally and the
device otherwise operates as in Table 8 but with MCLK at twice the specified rate. See Table 4 for
software control.
AI Rev 2.2 September 2001
21

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]