Philips Semiconductors
Triple high speed ADC for LCD drive
Objective specification
TDA8754
QUICK REFERENCE DATA
SYMBOL
VCCA
VDD
VCCD
VCC(O)
VCCA(PLL)
VCC(O)(PLL)
ICCA
IDD
ICCD
ICC(O)
ICCA(PLL)
ICC(O)(PLL)
INL
DNL
∆Gamp
tset
fclk(max)
fref
fPLL
jPLL(rms)
D/DPLL
Ptot
PARAMETER
CONDITIONS
MIN.
analog supply voltage for
4.75
R, G, B channels
logic supply voltage for I2C-bus and
3.0
3-wire interface
digital supply voltage
4.75
output stages supply voltage for
3.0
R, G, B channels
analog PLL supply voltage
4.75
output PLL supply voltage
4.75
analog supply current for
−
R, G, B channels
logic supply current for I2C-bus and
−
3-wire interface
digital supply current
−
output stages supply current for
−
R, G, B channels
analog PLL supply current
−
output PLL supply current
−
DC integral non-linearity
−
DC differential non-linearity
−
gain stability versus temperature
Vref = 2.5 V with
−
100 ppm/K variation
setting time of the block ADC + AGC input signal setting time −
<1 ns; setting to 1%;
fi = 85 MHz
maximum conversion rate
170
PLL reference clock frequency
15
output clock frequency
12
maximum PLL phase jitter
−
(RMS value)
PLL divider ratio
512
total power consumption
fclk = 170 MHz; ramp input −
TYP.
5.0
5.0
5.0
3.3
5.0
5.0
tbf
tbf
tbf
tbf
tbf
tbf
±1
±0.5
−
2.5
−
−
−
0.2
−
tbf
MAX. UNIT
5.25 V
5.25 V
5.25 V
3.6
V
5.25 V
5.25 V
−
mA
−
mA
−
mA
−
mA
−
mA
−
mA
±1.5 LSB
±0.8 LSB
200 ppm/K
3.5
ns
−
MHz
120 kHz
170 MHz
−
ns
4 095
1.2
W
1998 Sep 30
3