datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

SST89V516RD2-33-C-TQIF View Datasheet(PDF) - Silicon Storage Technology

Part Name
Description
View to exact match
SST89V516RD2-33-C-TQIF
SST
Silicon Storage Technology SST
SST89V516RD2-33-C-TQIF Datasheet PDF : 81 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
FlashFlex MCU
SST89E516RD2 / SST89E516RD
SST89V516RD2 / SST89V516RD
Data Sheet
Auxiliary Register (AUXR)
Location
7
6
5
4
3
2
1
0
Reset Value
8EH
-
-
-
-
-
-
EXTRAM
AO
xxxxxx00b
Symbol
EXTRAM
AO
Function
Internal/External RAM access
0: Internal Expanded RAM access within range of 00H to 2FFH using MOVX @Ri /
@DPTR. Beyond 300H, the MCU always accesses external data memory.
For details, refer to Section 3.4, “Expanded Data RAM Addressing” .
1: External data memory access.
Disable/Enable ALE
0: ALE is emitted at a constant rate of 1/3 the oscillator frequency in 6 clock mode, 1/6 fOSC in
12 clock mode.
1: ALE is active only during a MOVX or MOVC instruction.
Auxiliary Register 1 (AUXR1)
Location
7
6
5
A2H
-
-
-
4
3
2
-
GF2
0
1
0
Reset Value
-
DPS
xxxx00x0b
Symbol
GF2
DPS
Function
General purpose user-defined flag.
DPTR registers select bit.
0: DPTR0 is selected.
1: DPTR1 is selected.
Watchdog Timer Control Register (WDTC)
Location
7
6
5
4
C0H
-
-
-
WDOUT
3
WDRE
2
WDTS
1
WDT
0
Reset Value
SWDT xxx00000b
Symbol
WDOUT
WDRE
WDTS
WDT
SWDT
Function
Watchdog output enable.
0: Watchdog reset will not be exported on Reset pin.
1: Watchdog reset if enabled by WDRE, will assert Reset pin for 32 clocks.
Watchdog timer reset enable.
0: Disable watchdog timer reset.
1: Enable watchdog timer reset.
Watchdog timer reset flag.
0: External hardware reset or power-on reset clears the flag.
Flag can also be cleared by writing a 1.
Flag survives if chip reset happened because of watchdog timer overflow.
1: Hardware sets the flag on watchdog overflow.
Watchdog timer refresh.
0: Hardware resets the bit when refresh is done.
1: Software sets the bit to force a watchdog timer refresh.
Start watchdog timer.
0: Stop WDT.
1: Start WDT.
©2007 Silicon Storage Technology, Inc.
25
S71273-03-000
1/07

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]