datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

74HC160 View Datasheet(PDF) - NXP Semiconductors.

Part Name
Description
View to exact match
74HC160 Datasheet PDF : 19 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
74HC160
Presettable synchronous BCD decade counter;
asynchronous reset
Rev. 3 — 27 September 2016
Product data sheet
1. General description
The 74HC160 is a synchronous presettable decade counter with an internal look-ahead
carry. Synchronous operation is provided by having all flip-flops clocked simultaneously
on the positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may
be preset HIGH or LOW. A LOW at the parallel enable input (PE) disables the counting
action and causes the data at the data inputs (D0 to D3) to be loaded into the counter on
the positive-going edge of the clock. Preset takes place regardless of the levels at count
enable inputs (CEP and CET). A LOW at the master reset input (MR) sets Q0 to Q3 LOW
regardless of the levels at input pins CP, PE, CET and CEP (thus providing an
asynchronous clear function). The look-ahead carry simplifies serial cascading of the
counters. Both CEP and CET must be HIGH to count. The CET input is fed forward to
enable the terminal count output (TC). The TC output thus enabled will produce a HIGH
output pulse of a duration approximately equal to a HIGH output of Q0. This pulse can be
used to enable the next cascaded stage. The maximum clock frequency for the cascaded
counters is determined by the CP to TC propagation delay and CEP to CP set-up time,
according to the following formula:
fmax
=
-------------------------------------------1---------------------------------------------
tPmaxCPtoTC+ tSUCEPtoCP
Inputs include clamp diodes. This enables the use of current limiting resistors to interface
inputs to voltages in excess of VCC.
2. Features and benefits
Complies with JEDEC standard no. 7A
Input levels:
For 74HC160: CMOS level
Synchronous counting and loading
2 count enable inputs for n-bit cascading
Asynchronous reset
Positive-edge triggered clock
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-A exceeds 200 V
Specified from 40 C to +85 C and 40 C to +125 C

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]