datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

IDT72801 View Datasheet(PDF) - Integrated Device Technology

Part Name
Description
View to exact match
IDT72801
IDT
Integrated Device Technology IDT
IDT72801 Datasheet PDF : 21 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
72801/72811/72821/72831/72841 DUAL CMOS SyncFIFO
256 x 9, 512 x 9, 1024 x 9, 2048 x 9 and 4096 x 9
COMMERCIAL TEMPERATURE
LDA WENA1 WCLKA(1)
LDB WENB1 WCLKB(1)
OPERATION ON FIFO A
OPERATION ON FIFO B
0
0
Empty Offset (LSB)
Empty Offset (MSB)
Full Offset (LSB)
Full Offset (MSB)
0
1
No Operation
1
0
Write Into FIFO
1
1
No Operation
NOTE:
3034 drw 04
1. The same selection sequence applies to reading from the registers.
RENA1 and RENA2 (RENB1 and RENB2) are enabled and read is per-
formed on the LOW-to-HIGH transition of RCLKA (RCLKB).
Figure 2. Writing to Offset Registers for FIFOs A and B
If FIFO A (B) is configured to have programmable flags,
when the WENA1 (WENB1) and WENA2/LDA (WENB2/LDB)
are set LOW, data on the DA (DB) inputs are written into the
Empty (Least Significant Bit) offset register on the first LOW-
to-HIGH transition of the WCLKA (WCLKB). Data are written
into the Empty (Most Significant Bit) offset register on the
second LOW-to-HIGH transition of WCLKA (WCLKB), into
the Full (Least Significant Bit) offset register on the third
transition, and into the Full (Most Significant Bit) offset register
on the fourth transition. The fifth transition of WCLKA (WCLKB)
again writes to the Empty (Least Significant Bit) offset register.
However, writing all offset registers does not have to occur
at one time. One or two offset registers can be written and then
by bringing LDA (LDB) HIGH, FIFO A (B) is returned to normal
read/write operation. When LDA (LDB) is set LOW, and WENA1
(WENB1) is LOW, the next offset register in sequence is
written.
The contents of the offset registers can be read on the QA
(QB) outputs when WENA2/LDA (WENB2/LDB) is set LOW
and both Read Enables RENA1, RENA2 (RENB1, RENB2) are
set LOW. Data can be read on the LOW-to-HIGH transition of
the read clock RCLKA (RCLKB).
A read and write should not be performed simultaneously
to the offset registers.
72801 - 256 x 9 x 2
72811 - 512 x 9 x 2
87
08 7
Empty Offset (LSB) Reg.
Empty Offset (LSB)
Default Value 007H
Default Value 007H
08
8
08
1
08
(MSB)
0
87
Full Offset (LSB) Reg.
Default Value 007H
08 7
Full Offset (LSB)
Default Value 007H
08
8
08
1
08
(MSB)
0
72821 - 1024 x 9 x 2
7
0
Empty Offset (LSB) Reg.
Default Value 007H
1
0
(MSB)
00
7
0
Full Offset (LSB) Reg.
Default Value 007H
1
0
(MSB)
00
72831 - 2048 x 9 x 2
72841 - 4096 x 9 x 2
8
7
08
7
0
Empty Offset (LSB) Reg.
Empty Offset (LSB)
Default Value 007H
Default Value 007H
8
2
08
3
0
(MSB)
(MSB)
000
0000
8
7
08
7
0
Full Offset (LSB) Reg.
Full Offset (LSB)
Default Value 007H
Default Value 007H
8
2
08
3
0
(MSB)
(MSB)
000
0000
Figure 3. Offset Register Formats and Default Values for the A and B FIFOs
3034 drw 05
5.15
7

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]