datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

IDT72801(2001) View Datasheet(PDF) - Integrated Device Technology

Part Name
Description
View to exact match
IDT72801
(Rev.:2001)
IDT
Integrated Device Technology IDT
IDT72801 Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
IDT72801/728211/72821/72831/72841/72851
Commercial And Industrial Temperature Range
RCLKA (RCLKB)
tENS
RENA1, RENA2
(RENB1, RENB2)
EFA (EFB)
QA0 - QA8
(QB0 - QB8)
OEA (OEB)
WCLKA (WCLKB)
tCLKH
tCLK
tCLKL
tENH
tREF
NO OPERATION
tA
tOLZ
tOE
VALID DATA
tOHZ
tSKEW1(1)
tREF
WENA1 (WENB1)
WENA2 (WENB2)
3034 drw 07
NOTE:
1. tSKEW1 is the minimum time between a rising WCLKA (WCLKB) edge and a rising RCLKA (RCLKB) edge for EFA (EFB) to change during the current clock cycle. If the time
between the rising edge of RCLKA (RCLKB) and the rising edge of WCLKA (WCLKB) is less than tSKEW1, then EFA (EFB) may not change state until the next RCLKA (RCLKB)
Figure 6. Read Cycle Timing
WCLKA (WCLKB)
DA0 - DA8
(DB0 - DB8)
WENA1 (WENB1)
WENA2 (WENB2)
(If Applicable)
RCLKA (RCLKB)
tDS
tENS
tENS
tSKEW1
D1
D0 (First Valid Write)
tFRL (1)
tREF
EFA (EFB)
tENS
RENA1, RENA2
(RENB1, RENB2)
QA0 - QA8
(QB0 - QB8)
tOLZ
OEA (OEB)
NOTE:
1. When tSKEW1 minimum specification, tFRL = tCLK + tSKEW1
When tSKEW1 < minimum specification, tFRL = 2tCLK + tSKEW1V or tCLK + tSKEW1
The Latency Timings apply only at the Empty Boundary (EFA, EFB = LOW).
tA
tOE
Figure 7. First Data Word Latency Timing
10
D2
D3
tA
D0
D1
3034 drw 08

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]