datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

GS9015ACPJ View Datasheet(PDF) - Gennum -> Semtech

Part Name
Description
View to exact match
GS9015ACPJ
Gennum
Gennum -> Semtech Gennum
GS9015ACPJ Datasheet PDF : 13 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
SERIAL
DATA OUT
(SD0)
SERIAL
CLOCK OUT
(SCK)
tD
50%
tD
50%
Fig.1 Waveforms
GS9015A Reclocking Receiver - Detailed Device Description
The GS9015A Reclocking Receiver is a bipolar integrated
circuit containing circuitry necessary to re-clock and regenerate
the NRZI serial data stream.
Packaged in a 28 pin PLCC, the receiver operates from a
single five volt supply at data rates to 400 Mb/s. Typical power
consumption is 330 mW. Typical output jitter is ± 100 ps at
270 Mb/s.
Serial Digital signals are applied to digital inputs DDI and DDI
(pins 5,6).
Phase Locked Loop
The phase comparator itself compares the position of
transitions in the incoming signal with the phase of the local
oscillator (VCO). The error-correcting output signals are fed
to the charge pump in the form of short pulses. The charge
pump converts these pulses into a “charge packet” which is
accurately proportional to the system phase error.
The charge packet is then integrated by the second-order
loop filter to produce a control voltage for the VCO.
During periods when there are no transitions in the signal, the
loop filter voltage is required to hold precisely at its last value
so that the VCO does not drift significantly between corrections.
Commutating diodes in the charge pump keep the output
leakage current extremely low, minimizing VCO frequency
drift.
The VCO is implemented using a current-controlled
multivibrator, designed to deliver good stability, low phase
noise and wide operating frequency capability. The frequency
range is design-limited to ± 10% about the oscillator centre
frequency.
VCO Centre Frequency Selection
The centre frequency of the VCO is set by one of four external
current reference resistors (RVCO0-RVCO3) connected to
pins 13,14,15 or 17. These are selected by two logic inputs
SS0 and SS1 (pins 20, 21) through a 2:4 decoder according
to the following truth table.
SS1
SS0
0
0
0
1
1
0
1
1
Resistor Selected
RVCO0 (13)
RVCO1 (14)
RVCO2 (15)
RVCO3 (17)
As an alternative, the GS9010A Automatic Tuning Sub-system
and the GS9000B or GS9000S Decoder may be used in
conjunction with the GS9015A to obtain adjustment free and
automatic standard select operation (see Figure17).
With the VCO operating at twice the clock frequency, a clock
phase which is centred on the eye of the locked signal is used
to latch the incoming data, thus maximising immunity to
jitter-induced errors. The alternate phase is used to latch the
output re-clocked data SDO and SDO (pins 25, 24). The true
and inverse clock signals themselves are available from the
SCO and SCO pins 23 and 22.
3
520 - 99 - 05

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]