datasheetbank_Logo
Integrated circuits, Transistor, Semiconductors Search and Datasheet PDF Download Site

SL74HC534D View Datasheet(PDF) - System Logic Semiconductor

Part Name
Description
View to exact match
SL74HC534D Datasheet PDF : 5 Pages
1 2 3 4 5
SL74HC534
AC ELECTRICAL CHARACTERISTICS(CL=50pF,Input tr=tf=6.0 ns)
Symbol
Parameter
fmax Maximum Clock Frequency (50% Duty Cycle)
(Figures 1 and 4)
tPLH, tPHL Maximum Propagation Delay, Clock to Q (Figures
1 and 4)
tPLZ, tPHZ Maximum Propagation Delay, Output Enable to Q
(Figures 2 and 5)
tPZH, tPZL Maximum Propagation Delay, Output Enable to Q
(Figures 2 and 5)
tTLH, tTHL Maximum Output Transition Time, Any Output
(Figures 1 and 4)
CIN
Maximum Input Capacitance
COUT Maximum Three-State Output Capacitance
(Output in High-Impedance State)
VCC
Guaranteed Limit
V 25 °C to 85°C 125°C Unit
-55°C
2.0 6.0
5.0
4.0 MHz
4.5 30
24
20
6.0 35
28
24
2.0 125
155
190
ns
4.5 25
31
38
6.0 21
26
32
2.0 150
190
225
ns
4.5 30
38
45
6.0 26
33
38
2.0 150
190
225
ns
4.5 30
38
45
6.0 26
33
38
2.0 75
95
110
ns
4.5 15
19
22
6.0 13
16
19
-
10
10
10
pF
-
15
15
15
pF
Power Dissipation Capacitance (Per Flip-Flop)
CPD Used to determine the no-load dynamic power
consumption:
PD=CPDVCC2f+ICCVCC
Typical @25°C,VCC=5.0 V
34
pF
TIMING REQUIREMENTS (CL=50pF,Input tr=tf=6.0 ns)
Symbol
Parameter
VCC
Guaranteed Limit
V
25 °C to
85°C
125°C
Unit
-55°C
tSU
Minimum Setup Time, Data to 2.0
50
65
75
ns
Clock (Figure 3)
4.5
10
13
15
6.0
9
11
13
th
Minimum Hold Time, Clock to 2.0
5
5
5
ns
Data (Figure 3)
4.5
5
5
5
6.0
5
5
5
tw
Minimum Pulse Width, Clock
2.0
60
75
90
ns
(Figure 1)
4.5
12
15
18
6.0
10
13
15
tr, tf Maximum Input Rise and Fall
2.0
1000
1000
1000
ns
Times (Figure 1)
4.5
500
500
500
6.0
400
400
400
SLS
System Logic
Semiconductor

Share Link: 

datasheetbank.com [ Privacy Policy ] [ Request Datasheet ] [ Contact Us ]