HMS30C7202N
FEATURES
32-bit ARM7TDMI RISC static CMOS CPU core : Running up to 70 MHz
8Kbytes combined instruction/data cache
Memory management unit
Supports Little Endian operating system
2Kbytes SRAM for internal buffer memory
On-chip peripherals with individual power-down:
-
Multi-channel DMA
-
4 Timer Channels with Watch Dog Timer
-
Intelligent Interrupt Controller
-
Memory controller for ROM, Flash, SRAM, SDRAM
-
Power management unit
-
LCD Controller for mono/color STN and TFT LCD
-
Real-time clock (32.768kHz oscillator)
-
Infrared communications (SIR support)
-
4 UARTs (16C550 compatible)
-
PS/2 External Keyboard / Mouse interface
-
2 Pulse-Width-Modulated (PWM) interface
-
Matrix Keyboard control interface (8*8)
-
GPIO
-
MMC / SMC Card interface
-
USB (slave)
-
On-chip ADC and interface module (Battery Check, Audio In, Touch Panel)
-
On-chip DAC and interface module (8 Bit Stereo Audio Output)
-
3 PLLs
Figure A. Functional Block Diagram
JTAG debug interface and boundary scan
0.25um Low Power CMOS Process
2.5V internal / 3.3V IO supply voltage
256-pin MQFP / FBGA package
Low power consumption
© 2004 MagnaChip Semiconductor Ltd. All Rights Reserved.
-v-
Version 1.1