DUAL J-K FLIP FLOP WITH CLEAR
The TC74HC107A is a high speed CMOS DUAL J-K FLIP FLOP fabricated with silicon gate C2MOS technology.
It achieves the high speed operation similar to equivalent LSTTL while maintaining the CMOS low power dissipation.
In accordance with the logic levels applied to the J and K inputs, the outputs change state on the negative going transition of the clock pulse.
CLR is independent of the clock and is accomplished by a low logic level on the input.
All inputs are equipped with protection circuits against static discharge or transient excess voltage.