The A61L73081 is a high-speed 1,048,576-bit static random access memory organized as 131,072 words by 8 bits and operates on a 3.3V power supply. It is built using high performance CMOS process.
Inputs and three-state outputs are TTL compatible and allow for direct interfacing with common system bus structures.
Minimum standby power is drawn by this device when chip enable is disable, independent of the other input levels.
Data retention is guaranteed at a power supply voltage as low as 2V.
■ Center power pinout
■ Supply voltage: 3.3V±10%
■ Access times: 12/15 ns (max.)
■ Current: Operating: -12: 220mA (max.)
-15: 210mA (max.)
Standby: TTL: 25mA (max.)
CMOS: 12mA (max.)
■ Full static operation, no clock or refreshing required
■ All inputs and outputs are directly TTL compatible
■ Common I/O using three-state output
■ Data retention voltage: 2V (min.)
■ Available in 32-pin 300mil / 400mil SOJ packages